## CS2022

## Shift-and-Add Multiplication ASM

- Note the concatenation notation
- From the ASM we can write out the RT description of the system in terms of:
  - System state
  - ▶ Input signals
- ► The table on the following slide allows us to deduce the design of each register:

### CS2022 Control and Sequencing

- Two distinct aspects in control unit design
  - Control of micro-operations
  - Sequencing
- We separate the two aspects by providing:
  - ► A state table
    - ▶ Defines signals in terms of states and inputs
  - A simplified ASM chart
    - Represents only state transitions

## CS2022 Register Transfers

- From the ASM we can write out the RT description of the system in terms of:
  - System state
  - ► Input signals
- By gathering together the RTs loading each register we may easily deduce the design of each register.

## CS2022 Control Signals for Binary Multiplier

| Block Diagram<br>Module | Microoperation                                                                        | Control<br>Signal Name          | Control Expression $IDLE \cdot G$ $MUL0 \cdot Q_0$ $MUL1$ |  |
|-------------------------|---------------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------------------|--|
| Register A:             | $A \leftarrow 0$<br>$A \leftarrow A + B$<br>$C \ A\ Q \leftarrow \text{sr } C \ A\ Q$ | Initialize<br>Load<br>Shift_dec |                                                           |  |
| Register B:             | $B \leftarrow IN$                                                                     | Load_B                          | LOADB                                                     |  |
| Flip-Flop <i>C</i> :    | $C \leftarrow 0$ $C \leftarrow C_{\text{out}}$                                        | Clear_C<br>Load                 | $IDLE \cdot G + MUL1$                                     |  |
| Register Q:             | $Q \leftarrow IN$<br>$C   A  Q \leftarrow \text{sr } C   A  Q$                        | Load_Q<br>Shift_dec             | LOADQ<br>—                                                |  |
| Counter P:              | $P \leftarrow n-1 \\ P \leftarrow P-1$                                                | Initialize<br>Shift_dec         | _                                                         |  |

CS2022, 11th Lecture, Dr. M. Manzke, Page: 4



# Sequence Register and Decoder This method uses: ► Sequence Register: ▶That holds control states ▶ Register with n flop-flops has 2<sup>n</sup> states Decoder Provides output signal for each state. ►An n-to-2<sup>n</sup> decoder has 2<sup>n</sup> outputs CS2022, 11th Lecture, Dr. M. Manzke, Page: 6



#### State Table

#### Derived from the Sequencing Part of ASM Chart

D<sub>MO</sub>=IDLE • G + MUL1 • Z

► D<sub>M1</sub> = MUL0

| Present<br>state |                |    | Inputs |          | Next<br>state  |    | Decoder Outputs |      |      |
|------------------|----------------|----|--------|----------|----------------|----|-----------------|------|------|
| Name             | M <sub>1</sub> | Mo | G      | z        | M <sub>1</sub> | Mo | IDLE            | MULO | MUL1 |
| IDLE             | 0              | 0  | 0      | ×        | 0              | 0  | 1               | 0    | 0    |
|                  | 0              | 0  | 1      | $\times$ | 0              | 1  | 1               | 0    | 0    |
| MUL0             | 0              | 1  | ×      | ×        | 1              | 0  | 0               | 1    | 0    |
| MUL1             | 1              | 0  | ×      | 0        | 0              | 1  | 0               | 0    | 1    |
|                  | 1              | 0  | X      | 1        | 0              | 0  | 0               | 0    | 1    |
| -                | 1              | 1  | X      | ×        | ×              | ×  | ×               | ×    | ×    |

CS2022, 11th Lecture, Dr. M. Manzke, Page: 7

#### \$2022 Control Unit for Binary Multiplier Initialize Mo Clear\_C **DECODER** IDLE A<sub>0</sub> MULO MUL1 Shift\_dec A<sub>1</sub> $M_1$ Load $Q_0$ Clock CS2022, 11th Lecture, Dr. M. Manzke, Page: 8